Jump to content

Self-aligned gate: Difference between revisions

From Wikipedia, the free encyclopedia
Content deleted Content added
added bit about BJTs
Tags: Mobile edit Mobile app edit iOS app edit
 
(25 intermediate revisions by 16 users not shown)
Line 1: Line 1:
{{Short description|Semiconductor Fabrication Technique}}
{{Short description|Semiconductor Fabrication Technique}}
In semiconductor elecronics fabricaton technology, a '''self-aligned gate''' is a [[transistor]] manufacturing feature whereby a refractory [[gate (transistor)|gate]] electrode region of a [[MOSFET]] (metal–oxide–semiconductor field-effect transistor) is used as a mask for the doping of the [[source (transistor)|source]] and [[drain (transistor)|drain]] regions. This technique ensures that the gate is naturally and precisely sligned to the edges of the source and drain.


In [[Semiconductor device fabrication|semiconductor electronics fabrication]] technology, a '''self-aligned gate''' is a [[transistor]] manufacturing approach whereby the [[gate (transistor)|gate]] electrode of a [[MOSFET]] (metal–oxide–semiconductor field-effect transistor) is used as a mask for the doping of the [[source (transistor)|source]] and [[drain (transistor)|drain]] regions. This technique ensures that the gate is naturally and precisely aligned to the edges of the source and drain.
The use of self-aligned gates in [[MOS transistor]]s is one of the key innovations that led to the large increase in computing power in the 1970s. Self-aligned gates are still used in most modern [[integrated circuit]] [[Semiconductor device fabrication|processes]].


The use of self-aligned gates in [[MOS transistor]]s is one of the key innovations that led to the large increase in computing power in the 1970s. Self-aligned gates are still used in most modern [[integrated circuit]] [[Semiconductor device fabrication|processes]].
==Introduction==
[[File:Lateral mosfet.svg|thumb|195px|Diagram of a standard MOSFET]]


==Introduction==
===IC construction===
===IC construction===
{{Main|Semiconductor device fabrication}}
[[File:Lateral mosfet.svg|thumb|195px|Diagram of a standard MOSFET]]
[[Integrated circuit]]s (ICs, or "chips") are produced in a multi-step process that builds up multiple layers on the surface of a disk of silicon known as a "[[Wafer (electronics)|wafer]]". Each layer is patterned by coating the wafer in [[photoresist]] and then exposing it to [[ultraviolet]] light being shone through a stencil-like "[[Photomask|mask]]". Depending on the process, the photoresist that was exposed to light either hardens or softens, and in either case, the softer parts are then washed away. The result is a microscopic pattern on the surface of the wafer where a portion of the top layer is exposed while the rest is protected under the remaining photoresist.
[[Integrated circuit]]s (ICs, or "chips") are produced in a multi-step process that builds up multiple layers on the surface of a disk of silicon known as a "[[Wafer (electronics)|wafer]]". Each layer is patterned by coating the wafer in [[photoresist]] and then exposing it to [[ultraviolet]] light being shone through a stencil-like "[[Photomask|mask]]". Depending on the process, the photoresist that was exposed to light either hardens or softens, and in either case, the softer parts are then washed away. The result is a microscopic pattern on the surface of the wafer where a portion of the top layer is exposed while the rest is protected under the remaining photoresist.


The wafer is then exposed to a variety of processes that add or remove materials from the portions of the wafer that are unprotected by the photoresist. In one common process, the wafer is heated to around 1000 C and then exposed to a gas containing a [[Doping (semiconductor)|doping material]] (commonly boron or phosphorus) that changes the electrical properties of the silicon. This allows the silicon to become an electron donor, electron receptor, or near-insulator depending on the ttpe and/or amount of the dopant. In a typical IC this process is used to produce the individual [[transistor]]s that make up the key elements of an IC.
The wafer is then exposed to a variety of processes that add or remove materials from the portions of the wafer that are unprotected by the photoresist. In one common process, the wafer is heated to around 1000 °C and then exposed to a gas containing a [[Doping (semiconductor)|doping material]] (commonly boron or phosphorus) that changes the electrical properties of the silicon. This allows the silicon to become an electron donor, electron receptor, or near-insulator depending on the type and/or amount of the dopant. In a typical IC this process is used to produce the individual [[transistor]]s that make up the key elements of an IC.


In the [[MOSFET]], the three parts of a transistor are the source, the drain, and the gate (see diagram). The "field effect" in the name refers to changes to the conductivity that occur when a voltage is placed on the gate. The key point is that this electric field can cause the "channel" region separating the source and drain to become the same type as the source-drain, thus turning the transistor "on"! Because no current flows from the gate to the drain, the switching energy of a FET is very small compared to earlier '''[[bipolar junction transistor]]''' types where the gate (or base as it was known) was in-line with the current.
In the [[MOSFET]], the three parts of a transistor are the source, the drain, and the gate (see diagram). The "field effect" in the name refers to changes to the conductivity that occur when a voltage is applied to the gate. The key point is that this electric field can cause the "channel" region separating the source and drain to become the same type as the source-drain, thus turning the transistor "on". Because no current flows from the gate to the drain, the switching energy of a FET is very small compared to earlier [[bipolar junction transistor]] types where the gate (or base as it was known) was in-line with the current.


===Older methodology===
===Older methodology===
In early MOSFET fabrication methodologies, the gate was made of [[aluminum]] which melts at 660 C, so it had to be deposited as one of the last steps in the process after all the doping stages had been completed at around 1000 C.
In early MOSFET fabrication methodologies, the gate was made of [[aluminum]] which melts at 660 °C, so it had to be deposited as one of the last steps in the process after all the doping stages had been completed at around 1000 °C.


The wafer as a whole is first chosen to have a particular electrical quality as biased either positive, or "p", or negative, "n". In the illustration the base material is "p" (called n-channel or nMOS). A mask is then used to produce areas where the negative "n" sections of the transistors will be placed. The wafer is then heated to around 1000 C, and exposed to a gas that diffuses into the surface of the wafer to produce the "n" sections. A thin layer of insulator material (silicon dioxide) is then grown on top of the wafer. Finally, the gate is patterned on top of the insulating layer in a new photo-lithographic operation. To ensure the gate actually overlaps the underlying source and drain, the gate material has to be wider than the gap between the n sections, typically as much as three times. This wastes space and creates extra capacitance between the gate and the source-drain. This [[parasitic capacitance]] requires that the entire chip be driven at high power levels to ensure clean switching. Additionally, the variation in the misalignment of the gate to the underlying source-drain means that there is high chip-to-chip variability even when they are working properly.
The wafer as a whole is first chosen to have a particular electrical quality as biased either positive, or "p", or negative, "n". In the illustration the base material is "p" (called n-channel or nMOS). A mask is then used to produce areas where the negative "n" sections of the transistors will be placed. The wafer is then heated to around 1000 °C, and exposed to a doping gas that diffuses into the surface of the wafer to produce the "n" sections. A thin layer of insulator material (silicon dioxide) is then grown on top of the wafer. Finally, the gate is patterned on top of the insulating layer in a new photo-lithographic operation. To ensure the gate actually overlaps the underlying source and drain, the gate material has to be wider than the gap between the n sections, typically as much as three times. This wastes space and creates extra capacitance between the gate and the source-drain. This [[parasitic capacitance]] requires that the entire chip be driven at high power levels to ensure clean switching which is inefficient. Additionally, the variation in the misalignment of the gate to the underlying source-drain means that there is high chip-to-chip variability even when they are working properly.


===Self-alignment===
===Self-alignment===
{{See also|Polysilicon depletion effect}}
The self-aligned gate developed in several steps to its present form. Key to the advance was the discovery that heavily doped poly-silicon was conductive enough to replace the aluminum. This meant the gate layer could be created at any stage in the multi-step [[Semiconductor device fabrication|fabrication process]].
The self-aligned gate developed in several steps to its present form. Key to the advance was the discovery that heavily doped poly-silicon was conductive enough to replace aluminum. This meant the gate layer could be created at any stage in the multi-step [[Semiconductor device fabrication|fabrication process]].<ref name="selfAlignedCmos">{{cite book |last1=Mead |first1=Carver |last2=Conway |first2=Lynn |year=1991 |title=Introduction to VLSI systems |publisher=Addison Wesley Publishing Company |isbn=978-0-201-04358-7 |oclc=634332043 |url=https://archive.org/details/introductiontovl00mead |author-link1 = Carver Mead | author-link2 = Lynn Conway}}</ref>{{rp|p.1 (see Fig. 1.1)}}


# In the self-aligned process, the key gate-insulating layer is formed near the beginning of the process. Then the gate deposited and patterned on top. Then the source-drains are doped (for poly-silicon the gates are doped simultaneously). The source-drain pattern thus represents only the outside edges of the source and drain, the inside edge of those sections being masked by the gate itself. As a result, the source and drain "self-align" to the gate. Since they are always perfectly positioned, there is no need to make the gate wider than desired, and the parasitic capacitance is greatly reduced. Alignment time and chip-to-chip variability are likewise reduced.<ref name="Reliability">{{cite book
In the self-aligned process, the key gate-insulating layer is formed near the beginning of the process. Then the gate is deposited and patterned on top. Then the source-drains are doped (for poly-silicon the gates are doped simultaneously). The source-drain pattern thus represents only the outside edges of the source and drain, the inside edge of those sections being masked by the gate itself. As a result, the source and drain "self-align" to the gate. Since they are always perfectly positioned, there is no need to make the gate wider than desired, and the parasitic capacitance is greatly reduced. Alignment time and chip-to-chip variability are likewise reduced.<ref name="Reliability">{{cite book
|author=Yanda, Heynes, and Miller
|author=Yanda, Heynes, and Miller
| title = Demystifying Chipmaking
| title = Demystifying Chipmaking
|url=https://archive.org/details/demystifyingchip00yand
|url=https://archive.org/details/demystifyingchip00yand
|url-access=limited
|url-access=limited
| year = 2005 | pages = [https://archive.org/details/demystifyingchip00yand/page/n166 148]–149 | isbn = 978-0-7506-7760-8}}
| year = 2005 | pages = [https://archive.org/details/demystifyingchip00yand/page/n166 148]–149 | publisher = Newnes
| isbn = 978-0-7506-7760-8}}
</ref>
</ref>


After early experimentation with different gate materials using [[aluminum]], [[molybdenum]] and [[amorphous silicon]], the [[semiconductor industry]] almost universally adopted self-aligned gates made with polycrystalline silicon (poly-silicon), the so-called '''silicon-gate technology''' (SGT) or "self-aligned silicon-gate" techology, which had many additional benefits over the reduction of parasitic capacitances. One important feature of SGT was that the transistor was entirely buried under top quality thermal oxide (one of the best insulators known), making it possible to create new device types, not feasible with conventional technology or with self-aligned gates made with other materials. Particularly important are [[Charge-coupled device|charge-coupled devices]] (CCD), used for image sensors, and non-volatile memory devices using floating silicon-gate structures. These devices dramatically enlarged the range of functionality that could be achieved with solid state electronics.
After early experimentation with different gate materials using [[aluminum]], [[molybdenum]] and [[amorphous silicon]], the [[semiconductor industry]] almost universally adopted self-aligned gates made with polycrystalline silicon (poly-silicon), the so-called '''silicon-gate technology''' (SGT) or "self-aligned silicon-gate" technology, which had many additional benefits over the reduction of parasitic capacitances. One important feature of SGT was that the transistor was entirely buried under top quality thermal oxide (one of the best insulators known), making it possible to create new device types, not feasible with conventional technology or with self-aligned gates made with other materials. Particularly important are [[Charge-coupled device|charge-coupled devices]] (CCD), used for image sensors, and non-volatile memory devices using floating silicon-gate structures. These devices dramatically enlarged the range of functionality that could be achieved with solid state electronics.


Certain innovations were required in order to make self-aligned gates:<ref name="innovations">{{cite book
Certain innovations were required in order to make self-aligned gates:<ref name="innovations">{{cite book |last=Orton |first=John Wilfred |title=The Story of Semiconductors |url=https://archive.org/details/storysemiconduct00orto |url-access=limited |year=2004 |isbn=978-0-19-853083-1 |page=[https://archive.org/details/storysemiconduct00orto/page/n127 114] |publisher=OUP Oxford
}}</ref>
| last = Orton | first = John Wilfred
| title = The Story of Semiconductors
| url = https://archive.org/details/storysemiconduct00orto | url-access = limited | year = 2004 | isbn = 978-0-19-853083-1 | page = [https://archive.org/details/storysemiconduct00orto/page/n127 114]}}</ref>


* a new process that would create the gates;
* a new process that would create the gates;
Line 45: Line 46:


== History ==
== History ==
The first [[MOSFET]] was invented by [[Mohamed Atalla]] and [[Dawon Kahng]] at [[Bell Labs]] in 1959.<ref name="computerhistory">{{cite journal|url=https://www.computerhistory.org/siliconengine/metal-oxide-semiconductor-mos-transistor-demonstrated/|title=1960 - Metal Oxide Semiconductor (MOS) Transistor Demonstrated|journal=The Silicon Engine|publisher=[[Computer History Museum]]}}</ref><ref name="Lojek">{{cite book |last1=Lojek |first1=Bo |title=History of Semiconductor Engineering |url=https://archive.org/details/historysemicondu00loje_697 |url-access=limited |date=2007 |publisher=[[Springer Science & Business Media]] |isbn=9783540342588 |pages=[https://archive.org/details/historysemicondu00loje_697/page/n327 321]-3}}</ref> They used [[silicon]] as channel material and a non-self-aligned [[aluminum]] (Al) [[Metal gate|gate]].<ref>{{cite book |last1=Voinigescu |first1=Sorin |title=High-Frequency Integrated Circuits |date=2013 |publisher=[[Cambridge University Press]] |isbn=9780521873024 |page=164 |url=https://books.google.com/books?id=71dHe1yb9jgC&pg=PA164}}</ref> The [[aluminum-gate]] MOS process technology started with the definition and doping of the source and drain regions of MOS transistors, followed by the gate mask that defined the thin-oxide region of the transistors. With additional processing steps, an aluminum gate would then be formed over the thin-oxide region completing the device fabrication. Due to the inevitable misalignment of the gate mask with respect to the source and drain mask, it was necessary to have a fairly large overlap area between the gate region and the source and drain regions, to ensure that the thin-oxide region would bridge the source and drain, even under worst-case misalignment. This requirement resulted in gate-to-source and gate-to-drain parasitic capacitances that were large and variable from wafer to wafer, depending on the misalignment of the gate oxide mask with respect with the source and drain mask. The result was an undesirable spread in the speed of the integrated circuits produced, and a much lower speed than theoretically possible if the parasitic capacitances could be reduced to a minimum.
The [[aluminum-gate]] MOS process technology started with the definition and doping of the source and drain regions of MOS transistors, followed by the gate mask that defined the thin-oxide region of the transistors. With additional processing steps, an aluminum gate would then be formed over the thin-oxide region completing the device fabrication. Due to the inevitable misalignment of the gate mask with respect to the source and drain mask, it was necessary to have a fairly large overlap area between the gate region and the source and drain regions, to ensure that the thin-oxide region would bridge the source and drain, even under worst-case misalignment. This requirement resulted in gate-to-source and gate-to-drain parasitic capacitances that were large and variable from wafer to wafer, depending on the misalignment of the gate oxide mask with respect with the source and drain mask. The result was an undesirable spread in the speed of the integrated circuits produced, and a much lower speed than theoretically possible if the parasitic capacitances could be reduced to a minimum.
The overlap capacitance with the most adverse consequences on performance was the gate-to-drain parasitic capacitance, Cgd, which, by the well-known Miller effect, augmented the gate-to-source capacitance of the transistor by Cgd multiplied by the gain of the circuit to which that transistor was a part. The impact was a considerable reduction in the switching speed of transistors.
The overlap capacitance with the most adverse consequences on performance was the gate-to-drain parasitic capacitance, Cgd, which, by the well-known Miller effect, augmented the gate-to-source capacitance of the transistor by Cgd multiplied by the gain of the circuit to which that transistor was a part. The impact was a considerable reduction in the switching speed of transistors.


In 1966, [[Robert W. Bower]] realized that if the gate electrode was defined first, it would be possible not only to minimize the parasitic capacitances between gate and source and drain, but it would also make them insensitive to misalignment. He proposed a method in which the aluminum gate electrode itself was used as a mask to define the source and drain regions of the transistor. However, since aluminum could not withstand the high temperature required for the conventional doping of the source and drain junctions, Bower proposed to use ion implantation, a new doping technique still in development at Hughes Aircraft, his employer, and not yet available at other labs. While Bower’s idea was conceptually sound, in practice it did not work, because it was impossible to adequately passivate the transistors, and repair the radiation damage done to the silicon crystal structure by the ion implantation, since these two operations would have required temperatures in excess of the ones survivable by the aluminum gate. Thus his invention provided a proof of principle, but no commercial integrated circuit was ever produced with Bower’s method. A more refractory gate material was needed.
In 1966, [[Robert W. Bower]] realized that if the gate electrode was defined first, it would be possible not only to minimize the parasitic capacitances between gate and source and drain, but it would also make them insensitive to misalignment. He proposed a method in which the aluminum gate electrode itself was used as a mask to define the source and drain regions of the transistor. However, since aluminum could not withstand the high temperature required for the conventional doping of the source and drain junctions, Bower proposed to use ion implantation, a new doping technique still in development at Hughes Aircraft, his employer, and not yet available at other labs. While Bower’s idea was conceptually sound, in practice it did not work, because it was impossible to adequately passivate the transistors, and repair the radiation damage done to the silicon crystal structure by the ion implantation, since these two operations would have required temperatures in excess of the ones survivable by the aluminum gate. Thus his invention provided a proof of principle, but no commercial integrated circuit was ever produced with Bower’s method. A more refractory gate material was needed.


In 1967, John C. Sarace and collaborators at Bell Labs replaced the aluminum gate with an electrode made of vacuum-evaporated amorphous silicon and succeeded in building working self-aligned gate MOS transistors. However, the process, as described, was only a proof of principle, suitable only for the fabrication of discrete transistors and not for integrated circuits; and was not pursued any further by its investigators.
In 1967, John C. Sarace and collaborators at Bell Labs replaced the aluminum gate with an electrode made of vacuum-evaporated amorphous silicon and succeeded in building working self-aligned gate MOS transistors. However, the process, as described, was only a proof of principle, suitable only for the fabrication of discrete transistors and not for integrated circuits; and was not pursued any further by its investigators

In 1968, the MOS industry was prevalently using aluminum gate transistors with [[high threshold voltage]] (HVT) and desired to have a [[low threshold voltage]] (LVT) MOS process in order to increase the speed and reduce the power dissipation of [[MOS integrated circuit]]s. Low threshold voltage transistors with aluminum gate demanded the use of [100] silicon orientation, which however produced too low a threshold voltage for the parasitic MOS transistors (the MOS transistors created when aluminum over the field oxide would bridge two junctions). To increase the parasitic threshold voltage beyond the supply voltage, it was necessary to increase the N-type doping level in selected regions under the field oxide, and this was initially accomplished with the use of a so-called channel-stopper mask, and later with ion implantation.
In 1968, the MOS industry was prevalently using aluminum gate transistors with [[high threshold voltage]] (HVT) and desired to have a [[low threshold voltage]] (LVT) MOS process in order to increase the speed and reduce the power dissipation of [[MOS integrated circuit]]s. Low threshold voltage transistors with aluminum gate demanded the use of [100] silicon orientation, which however produced too low a threshold voltage for the parasitic MOS transistors (the MOS transistors created when aluminum over the field oxide would bridge two junctions). To increase the parasitic threshold voltage beyond the supply voltage, it was necessary to increase the N-type doping level in selected regions under the field oxide, and this was initially accomplished with the use of a so-called channel-stopper mask, and later with ion implantation.


===Development of the silicon-gate technology at Fairchild===
===Development of the silicon-gate technology at Fairchild===
The SGT was the first process technology used to fabricate commercial MOS integrated circuits that was later widely adopted by the entire industry in the 1960s. In late 1967, Tom Klein, working at the [[Fairchild Semiconductor]] R&D Labs, and reporting to [[Les Vadasz]], realized that the [[work function]] difference between heavily P-type doped silicon and N-type silicon was 1.1 volt lower than the work function difference between aluminum and the same N-type silicon. This meant that the threshold voltage of MOS transistors with silicon gate could be 1.1 volt lower than the threshold voltage of MOS transistors with aluminum gate fabricated on the same starting material. Therefore, one could use starting material with [111] silicon orientation and simultaneously achieve both an adequate parasitic threshold voltage and low threshold voltage transistors without the use of a channel-stopper mask or ion implantation under the field oxide. With P-type doped silicon gate it would therefore be possible not only to create self-aligned gate transistors but also a low threshold voltage process by using the same silicon orientation of the high threshold voltage process.
The SGT was the first process technology used to fabricate commercial MOS integrated circuits that was later widely adopted by the entire industry in the 1960s. In late 1967, Tom Klein, working at the [[Fairchild Semiconductor]] R&D Labs, and reporting to [[Les Vadasz]], realized that the [[work function]] difference between heavily P-type doped silicon and N-type silicon was 1.1 volt lower than the work function difference between aluminum and the same N-type silicon. This meant that the threshold voltage of MOS transistors with silicon gate could be 1.1 volt lower than the threshold voltage of MOS transistors with aluminum gate fabricated on the same starting material. Therefore, one could use starting material with [111] silicon orientation and simultaneously achieve both an adequate parasitic threshold voltage and low threshold voltage transistors without the use of a channel-stopper mask or ion implantation under the field oxide. With P-type doped silicon gate it would therefore be possible not only to create self-aligned gate transistors but also a low threshold voltage process by using the same silicon orientation of the high threshold voltage process.


In February 1968, [[Federico Faggin]] joined [[Les Vadasz]]'s group and was put in charge of the development of a low-threshold-voltage, self-aligned gate MOS process technology. Faggin's first task was to develop the precision etching solution for the amorphous silicon gate, and then he created the process architecture and the detailed processing steps to fabricate MOS ICs with [[silicon gate]]. He also invented the ‘buried contacts,’ a method to make direct contact between amorphous silicon and silicon junctions, without the use of metal, a technique that allowed a much higher circuit density, particularly for random logic circuits.
In February 1968, [[Federico Faggin]] joined [[Les Vadasz]]'s group and was put in charge of the development of a low-threshold-voltage, self-aligned gate MOS process technology. Faggin's first task was to develop the precision etching solution for the amorphous silicon gate, and then he created the process architecture and the detailed processing steps to fabricate MOS ICs with [[silicon gate]]. He also invented the ‘buried contacts,’ a method to make direct contact between amorphous silicon and silicon junctions, without the use of metal, a technique that allowed a much higher circuit density, particularly for random logic circuits.
Line 68: Line 69:
With silicon gate, the long-term reliability of MOS transistors soon reached the level of bipolar ICs removing one major obstacle to the wide adoption of MOS technology.
With silicon gate, the long-term reliability of MOS transistors soon reached the level of bipolar ICs removing one major obstacle to the wide adoption of MOS technology.


By the end of 1968 the silicon-gate technology had achieved impressive results. Although the 3708 was designed to have approximately the same area as the 3705 to facilitate using the same production tooling as the 3705, it could have been made considerably smaller. Nonetheless, it had superior performance compared with the 3705: it was 5 times faster, it had about 100 times less leakage current, and the on resistance of the large transistors making up the analog switches was 3 times lower.{{citation needed|date=June 2012}}
By the end of 1968 the silicon-gate technology had achieved impressive results. Although the 3708 was designed to have approximately the same area as the 3705 to facilitate using the same production tooling as the 3705, it could have been made considerably smaller. Nonetheless, it had superior performance compared with the 3705: it was 5 times faster, it had about 100 times less leakage current, and the on resistance of the large transistors making up the analog switches was 3 times lower.<ref name= fagginKlein >Federico Faggin and Thomas Klein ''Electronics'' magazine [https://sites.google.com/site/microprocessorintel4004/home/fairchild-3708 (September 29, 1969) A Faster Generation Of MOS Devices With Low Thresholds Is Riding The Crest Of The New Wave, Silicon-Gate IC's] see [https://sites.google.com/site/microprocessorintel4004/home/fairchild-3708/electronics-6-7 pp6-7]</ref>{{rp|pp6-7}}


===Commercialization at Intel===
===Commercialization at Intel===
[[File:Intel 1101 1a.jpg|thumb|upright|Intel 1101]]
The silicon-gate technology (SGT) was adopted by [[Intel]] upon its founding (July 1968), and within a few years became the core technology for the fabrication of MOS integrated circuits worldwide, lasting to this day. Intel was also the first company to develop non-volatile memory using floating silicon-gate transistors.
The silicon-gate technology (SGT) was adopted by [[Intel]] upon its founding (July 1968), and within a few years became the core technology for the fabrication of MOS integrated circuits worldwide, lasting to this day. Intel was also the first company to develop non-volatile memory using floating silicon-gate transistors.


The first [[memory chip]] to use silicon-gate technology was the Intel 1101 [[Static random-access memory|SRAM]] (static [[random-access memory]]) chip, [[semiconductor device fabrication|fabricated]] in 1968 and demonstrated in 1969.<ref name="Sah1303">{{cite journal |last=Sah |first=Chih-Tang |author-link=Chih-Tang Sah |title=Evolution of the MOS transistor-from conception to VLSI |journal=[[Proceedings of the IEEE]] |date=October 1988 |volume=76 |issue=10 |pages=1280–1326 (1303) |doi=10.1109/5.16328 |url=http://www.dejazzer.com/ece723/resources/Evolution_of_the_MOS_transistor.pdf |issn=0018-9219}}</ref> The first commercial single-chip [[microprocessor]], the [[Intel 4004]], was developed by Faggin using his silicon-gate MOS IC technology, along with [[Marcian Hoff]], [[Stan Mazor]] and [[Masatoshi Shima]].<ref>{{cite web |title=1971: Microprocessor Integrates CPU Function onto a Single Chip |website=The Silicon Engine |url=https://www.computerhistory.org/siliconengine/microprocessor-integrates-cpu-function-onto-a-single-chip/ |publisher=[[Computer History Museum]] |accessdate=22 July 2019}}</ref>
The first [[memory chip]] to use silicon-gate technology was the Intel 1101 [[Static random-access memory|SRAM]] (static [[random-access memory]]) chip, [[semiconductor device fabrication|fabricated]] in 1968 and demonstrated in 1969.<ref name="Sah1303">{{cite journal |last=Sah |first=Chih-Tang |author-link=Chih-Tang Sah |title=Evolution of the MOS transistor-from conception to VLSI |journal=[[Proceedings of the IEEE]] |date=October 1988 |volume=76 |issue=10 |pages=1280–1326 (1303) |doi=10.1109/5.16328 |url=http://www.dejazzer.com/ece723/resources/Evolution_of_the_MOS_transistor.pdf |issn=0018-9219}}</ref> The first commercial single-chip [[microprocessor]], the [[Intel 4004]], was developed by Faggin using his silicon-gate MOS IC technology. [[Marcian Hoff]], [[Stan Mazor]] and [[Masatoshi Shima]] contributed to the architecture.<ref>{{cite web |title=1971: Microprocessor Integrates CPU Function onto a Single Chip |website=The Silicon Engine |url=https://www.computerhistory.org/siliconengine/microprocessor-integrates-cpu-function-onto-a-single-chip/ |publisher=[[Computer History Museum]] |accessdate=22 July 2019}}</ref>


==Original documents on SGT==
==Original documents on SGT==
* Bower, RW and Dill, RG (1966). "Insulated gate field effect transistors fabricated using the gate as source-drain mask". IEEE International Electron Devices Meeting, 1966
* Bower, RW and Dill, RG (1966). "Insulated gate field effect transistors fabricated using the gate as source-drain mask". IEEE International Electron Devices Meeting, 1966
* Faggin, F., Klein, T., and Vadasz, L.: "Insulated Gate Field Effect Transistor Integrated Circuits With Silicon Gates". IEEE International Electron Devices Meeting, Washington D.C, 1968 [http://www.intel4004.com/images/iedm_covart.jpg]
* Faggin, F., Klein, T., and Vadasz, L.: "Insulated Gate Field Effect Transistor Integrated Circuits With Silicon Gates". IEEE International Electron Devices Meeting, Washington D.C, 1968 [http://www.intel4004.com/images/iedm_covart.jpg]
* {{Cite patent|country=US|number=3475234|title=Method for making MIS structures|pubdate=28-10-1969|assign1=[[Bell Labs|Bell Telephone Laboratories Inc.]]|inventor1-last=Kerwin|inventor1-first=Robert E.|inventor2-last=[[Donald L. Klein|Klein]]|inventor2-first=Donald L.|inventor3-last=Sarace|inventor3-first=John C.}}
* {{Cite patent|US|3475234
|title=Method for Making MIS Structure
|invent1=Kerwin, R. E. |invent2=Klein, D. L. |invent3=Sarace, J. C.
|gdate=28-10-1969
}}
* Federico Faggin and Thomas Klein.: "A Faster Generation Of MOS Devices With Low Thresholds Is Riding The Crest Of The New Wave, Silicon-Gate IC’s". Cover story on Fairchild 3708, "Electronics" magazine, September 29, 1969.
* Federico Faggin and Thomas Klein.: "A Faster Generation Of MOS Devices With Low Thresholds Is Riding The Crest Of The New Wave, Silicon-Gate IC’s". Cover story on Fairchild 3708, "Electronics" magazine, September 29, 1969.
* {{Cite magazine
* {{Cite magazine
Line 95: Line 93:
}}
}}
* F. Faggin, T. Klein "Silicon Gate Technology", "Solid State Electronics", 1970, Vol. 13, pp.&nbsp;1125–1144.
* F. Faggin, T. Klein "Silicon Gate Technology", "Solid State Electronics", 1970, Vol. 13, pp.&nbsp;1125–1144.
* {{Cite patent|country=US|number=3673471|pubdate=1972-06-27|assign1=[[Fairchild Camera and Instrument Corporation]]|title=Doped semiconductor electrodes for MOS type devices|inventor1-last=Klein|inventor1-first=Thomas|inventor2-last=Faggin|inventor2-first=Federico}}
* {{Cite patent|US|3673471
|gdate=June 27, 1972
|assign1=Fairchild Camera and Instruments Corporation, Mountain View, CA
|title=Doped Semiconductor Electrodes for MOS Type Devices|
|invent1=Klein Thomas |invent2=Faggin Federico
}}


===Patents===
===Patents===


The self-aligned gate design was patented in 1969 by the team of Kerwin, Klein, and Sarace.<ref name="Patent">{{Cite journal
The self-aligned gate design was patented in 1969 by the team of Kerwin, [[Donald L. Klein|Klein]], and Sarace.<ref name="Patent">{{Cite patent|country=US|number=3475234|title=Method for making MIS structures|pubdate=28-10-1969|assign1=[[Bell Labs|Bell Telephone Laboratories Inc.]]|inventor1-last=Kerwin|inventor1-first=Robert E.|inventor2-last=Klein|inventor2-first=Donald L.|inventor3-last=Sarace|inventor3-first=John C.}}</ref>
It was independently invented by [[Robert W. Bower]] (U.S. 3,472,712, issued October 14, 1969, filed October 27, 1966). The Bell Labs Kerwin et al. patent was not filed until March 27, 1967, several months after R. W. Bower and H. D. Dill had published and presented the first publication of this work at the International Electron Device Meeting, Washington, D.C. in 1966.<ref>
| first = R. E. | last = Kerwin | first2 = D. L.
{{cite book
| last2 = Klein | first3 = J. C. | last3 = Sarace
| title = U.S. Patent 3,475,234 (Method for Making MIS Structure) | year = 1969
}}</ref>
It was independently invented by [[Robert W. Bower]] (U.S. 3,472,712, issued October 14, 1969, filed October 27, 1966). The Bell Labs Kerwin et al. patent 3,475,234 was not filed until March 27, 1967, several months after R. W. Bower and H. D. Dill had published and presented the first publication of this work at the International Electron Device Meeting, Washington, D.C. in 1966.<ref>
{{cite journal
| doi = 10.1109/IEDM.1966.187724
| doi = 10.1109/IEDM.1966.187724
| journal = Electron Devices Meeting, 1966 International
| journal = Electron Devices Meeting, 1966 International
|author1=Bower, RW |author2=Dill, RG
| title = Insulated gate field effect transistors fabricated using the gate as source-drain mask
| title = 1966 International Electron Devices Meeting
|author1=Bower, RW |author2=Dill, RG
| chapter = Insulated gate field effect transistors fabricated using the gate as source-drain mask
|name-list-style=amp | volume = 12
|name-list-style=amp | volume = 12
| publisher = IEEE
| publisher = IEEE
| pages = 102–104
| pages = 102–104
Line 121: Line 111:
}}</ref>
}}</ref>


In a legal action involving Bower, the Third Circuit Court of Appeals determined that Kerwin, Klein and Sarace were the inventors of the self-aligned silicon gate transistor. On that basis, they were awarded the basic patent US 3,475,234. Actually the self-aligned gate MOSFET was invented by Robert W. Bower U.S. 3,472,712, issued October 14, 1969, Filed October 27, 1966. The Bell Labs Kerwin et al patent 3,475,234 was not filed until March 27, 1967 several months after the R. W. Bower and H. D. Dill Published and presented the first publication of this work entitled INSULATED GATE FIELD EFFECT TRANSISTORS FABRICATED USING THE GATE AS SOURCE-DRAIN MASK at the International Electron Device Meeting, Washington, D.C., 1966. Bower's work described the self-aligned-gate MOSFET, made with both aluminum and polysilicon gates. It used both ion implantation and diffusion to form the source and drain using the gate electrode as the mask to define the source and drain regions. The Bell Labs team attended this meeting of the IEDM in 1966, and they discussed this work with Bower after his presentation in 1966. Bower had first made the self-aligned gate using aluminum as the gate and, before presentation in 1966, made the device using polysilicon as the gate.
In a legal action involving Bower, the Third Circuit Court of Appeals determined that Kerwin, [[Donald L. Klein|Klein]] and Sarace were the inventors of the self-aligned silicon gate transistor. On that basis, they were awarded the basic patent US 3,475,234. Actually the self-aligned gate MOSFET was invented by Robert W. Bower U.S. 3,472,712, issued October 14, 1969, Filed October 27, 1966. The Bell Labs Kerwin et al patent 3,475,234 was not filed until March 27, 1967 several months after the R. W. Bower and H. D. Dill Published and presented the first publication of this work entitled INSULATED GATE FIELD EFFECT TRANSISTORS FABRICATED USING THE GATE AS SOURCE-DRAIN MASK at the International Electron Device Meeting, Washington, D.C., 1966. Bower's work described the self-aligned-gate MOSFET, made with both aluminum and polysilicon gates. It used both ion implantation and diffusion to form the source and drain using the gate electrode as the mask to define the source and drain regions. The Bell Labs team attended this meeting of the IEDM in 1966, and they discussed this work with Bower after his presentation in 1966. Bower had first made the self-aligned gate using aluminum as the gate and, before presentation in 1966, made the device using polysilicon as the gate.


The self-aligned gate typically involves [[ion implantation]], another semiconductor process innovation of the 1960s. The histories of ion implantation and self-aligned gates are highly interrelated, as recounted in an in-depth history by R.B. Fair.<ref>
The self-aligned gate typically involves [[ion implantation]], another semiconductor process innovation of the 1960s. The histories of ion implantation and self-aligned gates are highly interrelated, as recounted in an in-depth history by R.B. Fair.<ref>
{{cite journal
{{cite journal
| doi = 10.1109/5.658764
| doi = 10.1109/5.658764
Line 133: Line 123:
| pages = 111–137
| pages = 111–137
| date = Jan 1998
| date = Jan 1998
| url =
| url =
}}</ref>
}}</ref>


Line 139: Line 129:
{{cite book
{{cite book
| title = International biographical dictionary of computer pioneers, Volume 1995, Part 2
| title = International biographical dictionary of computer pioneers, Volume 1995, Part 2
| edition =
| edition =
| author = John A. N. Lee
| author = John A. N. Lee
| publisher = Taylor & Francis US
| publisher = Taylor & Francis US
Line 158: Line 148:


==Manufacturing process==
==Manufacturing process==
The importance of self-aligned gates comes in the process used to make them. The process of using the gate oxide as a mask for the source and drain diffusion both simplifies the process and greatly improves the yield.
The importance of self-aligned gates comes in the process used to make them. The process of using the gate oxide as a mask for the source and drain diffusion both simplifies the process and greatly improves the yield.


===Process steps===
===Process steps===
The following are the steps in creating a self-aligned gate:
The following are the steps in creating a self-aligned gate:
<ref name="Process">{{cite book |last=Streetman |first=Ben |author2=Banerjee |title=Solid State Electronic Devices |publisher=PHI |year=2006 |pages=269–27, 313 |isbn=978-81-203-3020-7}}</ref>
<ref name="Process">{{cite book
| last = Streetman | first=Ben |author2=Banerjee
| title = Solid State Electronic Devices | publisher=PHI
| year=2006 | pages = 269–27, 313 | isbn=978-81-203-3020-7}}</ref>


[[File:cleanroom1.jpg|thumb|A cleanroom facility where these steps are performed]]
[[File:cleanroom1.jpg|thumb|A cleanroom facility where these steps are performed]]
Line 171: Line 158:
These steps were first created by [[Federico Faggin]] and used in the Silicon Gate Technology process developed at Fairchild Semiconductor in 1968 for the fabrication of the first commercial integrated circuit using it, the Fairchild 3708 <ref>Faggin, F., Klein, T., and Vadasz, L.: "Insulated Gate Field Effect Transistor Integrated Circuits With Silicon Gates". IEEE International Electron Devices Meeting, Washington D.C, 1968</ref>
These steps were first created by [[Federico Faggin]] and used in the Silicon Gate Technology process developed at Fairchild Semiconductor in 1968 for the fabrication of the first commercial integrated circuit using it, the Fairchild 3708 <ref>Faggin, F., Klein, T., and Vadasz, L.: "Insulated Gate Field Effect Transistor Integrated Circuits With Silicon Gates". IEEE International Electron Devices Meeting, Washington D.C, 1968</ref>


: 1. Wells on the field oxide are etched where the transistors are to be formed. Each well defines the source, drain, and active gate regions of an MOS transistor.
: 1. Wells on the field oxide are etched where the transistors are to be formed. Each well defines the source, drain, and active gate regions of an MOS transistor.


: 2. Using a dry [[thermal oxidation]] process, a thin layer (5-200&nbsp;nm) of [[gate oxide]] (SiO<sub>2</sub>) is grown on the silicon wafer.
: 2. Using a dry [[thermal oxidation]] process, a thin layer (5-200&nbsp;nm) of [[gate oxide]] (SiO<sub>2</sub>) is grown on the silicon wafer.
Line 181: Line 168:
: 5. A mask is placed on top of the photoresist and exposed to [[Ultra-violet light|UV light]]; this breaks down the photoresist layer in areas where the mask didn't protect it.
: 5. A mask is placed on top of the photoresist and exposed to [[Ultra-violet light|UV light]]; this breaks down the photoresist layer in areas where the mask didn't protect it.


: 6. Photoresist is exposed with a specialized developer solution. This is intended to remove the photoresist that was broken down by the UV light.
: 6. Photoresist is exposed with a specialized developer solution. This is intended to remove the photoresist that was broken down by the UV light.


: 7. The polysilicon and gate oxide that is not covered by photoresist is etched away with a buffered ion etch process. This is usually an acid solution containing [[hydrofluoric acid]].
: 7. The polysilicon and gate oxide that is not covered by photoresist is etched away with a buffered ion etch process. This is usually an acid solution containing [[hydrofluoric acid]].


: 8. The rest of the photoresist is stripped from the silicon wafer. There is now a wafer with polysilicon over the gate oxide, and over the field oxide.
: 8. The rest of the photoresist is stripped from the silicon wafer. There is now a wafer with polysilicon over the gate oxide, and over the field oxide.


: 9. The thin oxide is etched away exposing the source and drain regions of the transistor, except in the gate region which is protected by the polysilicon gate.
: 9. The thin oxide is etched away exposing the source and drain regions of the transistor, except in the gate region which is protected by the polysilicon gate.
Line 191: Line 178:
: 10. Using a conventional doping process, or a process called ion-implantation, the source, drain and the polysilicon are doped. The thin oxide under the silicon gate acts as a mask for the doping process. This step is what makes the gate self-aligning. The source and drain regions are automatically properly aligned with the (already in place) gate.
: 10. Using a conventional doping process, or a process called ion-implantation, the source, drain and the polysilicon are doped. The thin oxide under the silicon gate acts as a mask for the doping process. This step is what makes the gate self-aligning. The source and drain regions are automatically properly aligned with the (already in place) gate.


: 11. The wafer is [[Annealing (metallurgy)|annealed]] in a high temperature furnace (>{{convert|800|°C|°F|sigfig=2|disp=or}}). This diffuses the dopant further into the crystal structure to make the source and drain regions and results in the dopant diffusing slightly underneath the gate.
: 11. The wafer is [[Annealing (metallurgy)|annealed]] in a high temperature furnace (>{{convert|800|°C|°F|sigfig=2|disp=or}}). This diffuses the dopant further into the crystal structure to make the source and drain regions and results in the dopant diffusing slightly underneath the gate.


: 12. The process continues with vapor deposition of silicon dioxide to protect the exposed areas, and with all the remaining steps to complete the process.
: 12. The process continues with vapor deposition of silicon dioxide to protect the exposed areas, and with all the remaining steps to complete the process.

Latest revision as of 07:38, 19 April 2024

In semiconductor electronics fabrication technology, a self-aligned gate is a transistor manufacturing approach whereby the gate electrode of a MOSFET (metal–oxide–semiconductor field-effect transistor) is used as a mask for the doping of the source and drain regions. This technique ensures that the gate is naturally and precisely aligned to the edges of the source and drain.

The use of self-aligned gates in MOS transistors is one of the key innovations that led to the large increase in computing power in the 1970s. Self-aligned gates are still used in most modern integrated circuit processes.

Introduction

[edit]

IC construction

[edit]
Diagram of a standard MOSFET

Integrated circuits (ICs, or "chips") are produced in a multi-step process that builds up multiple layers on the surface of a disk of silicon known as a "wafer". Each layer is patterned by coating the wafer in photoresist and then exposing it to ultraviolet light being shone through a stencil-like "mask". Depending on the process, the photoresist that was exposed to light either hardens or softens, and in either case, the softer parts are then washed away. The result is a microscopic pattern on the surface of the wafer where a portion of the top layer is exposed while the rest is protected under the remaining photoresist.

The wafer is then exposed to a variety of processes that add or remove materials from the portions of the wafer that are unprotected by the photoresist. In one common process, the wafer is heated to around 1000 °C and then exposed to a gas containing a doping material (commonly boron or phosphorus) that changes the electrical properties of the silicon. This allows the silicon to become an electron donor, electron receptor, or near-insulator depending on the type and/or amount of the dopant. In a typical IC this process is used to produce the individual transistors that make up the key elements of an IC.

In the MOSFET, the three parts of a transistor are the source, the drain, and the gate (see diagram). The "field effect" in the name refers to changes to the conductivity that occur when a voltage is applied to the gate. The key point is that this electric field can cause the "channel" region separating the source and drain to become the same type as the source-drain, thus turning the transistor "on". Because no current flows from the gate to the drain, the switching energy of a FET is very small compared to earlier bipolar junction transistor types where the gate (or base as it was known) was in-line with the current.

Older methodology

[edit]

In early MOSFET fabrication methodologies, the gate was made of aluminum which melts at 660 °C, so it had to be deposited as one of the last steps in the process after all the doping stages had been completed at around 1000 °C.

The wafer as a whole is first chosen to have a particular electrical quality as biased either positive, or "p", or negative, "n". In the illustration the base material is "p" (called n-channel or nMOS). A mask is then used to produce areas where the negative "n" sections of the transistors will be placed. The wafer is then heated to around 1000 °C, and exposed to a doping gas that diffuses into the surface of the wafer to produce the "n" sections. A thin layer of insulator material (silicon dioxide) is then grown on top of the wafer. Finally, the gate is patterned on top of the insulating layer in a new photo-lithographic operation. To ensure the gate actually overlaps the underlying source and drain, the gate material has to be wider than the gap between the n sections, typically as much as three times. This wastes space and creates extra capacitance between the gate and the source-drain. This parasitic capacitance requires that the entire chip be driven at high power levels to ensure clean switching which is inefficient. Additionally, the variation in the misalignment of the gate to the underlying source-drain means that there is high chip-to-chip variability even when they are working properly.

Self-alignment

[edit]

The self-aligned gate developed in several steps to its present form. Key to the advance was the discovery that heavily doped poly-silicon was conductive enough to replace aluminum. This meant the gate layer could be created at any stage in the multi-step fabrication process.[1]: p.1 (see Fig. 1.1) 

In the self-aligned process, the key gate-insulating layer is formed near the beginning of the process. Then the gate is deposited and patterned on top. Then the source-drains are doped (for poly-silicon the gates are doped simultaneously). The source-drain pattern thus represents only the outside edges of the source and drain, the inside edge of those sections being masked by the gate itself. As a result, the source and drain "self-align" to the gate. Since they are always perfectly positioned, there is no need to make the gate wider than desired, and the parasitic capacitance is greatly reduced. Alignment time and chip-to-chip variability are likewise reduced.[2]

After early experimentation with different gate materials using aluminum, molybdenum and amorphous silicon, the semiconductor industry almost universally adopted self-aligned gates made with polycrystalline silicon (poly-silicon), the so-called silicon-gate technology (SGT) or "self-aligned silicon-gate" technology, which had many additional benefits over the reduction of parasitic capacitances. One important feature of SGT was that the transistor was entirely buried under top quality thermal oxide (one of the best insulators known), making it possible to create new device types, not feasible with conventional technology or with self-aligned gates made with other materials. Particularly important are charge-coupled devices (CCD), used for image sensors, and non-volatile memory devices using floating silicon-gate structures. These devices dramatically enlarged the range of functionality that could be achieved with solid state electronics.

Certain innovations were required in order to make self-aligned gates:[3]

Prior to these innovations, self-aligned gates had been demonstrated on metal-gate devices, but their real impact was on silicon-gate devices.

History

[edit]

The aluminum-gate MOS process technology started with the definition and doping of the source and drain regions of MOS transistors, followed by the gate mask that defined the thin-oxide region of the transistors. With additional processing steps, an aluminum gate would then be formed over the thin-oxide region completing the device fabrication. Due to the inevitable misalignment of the gate mask with respect to the source and drain mask, it was necessary to have a fairly large overlap area between the gate region and the source and drain regions, to ensure that the thin-oxide region would bridge the source and drain, even under worst-case misalignment. This requirement resulted in gate-to-source and gate-to-drain parasitic capacitances that were large and variable from wafer to wafer, depending on the misalignment of the gate oxide mask with respect with the source and drain mask. The result was an undesirable spread in the speed of the integrated circuits produced, and a much lower speed than theoretically possible if the parasitic capacitances could be reduced to a minimum. The overlap capacitance with the most adverse consequences on performance was the gate-to-drain parasitic capacitance, Cgd, which, by the well-known Miller effect, augmented the gate-to-source capacitance of the transistor by Cgd multiplied by the gain of the circuit to which that transistor was a part. The impact was a considerable reduction in the switching speed of transistors.

In 1966, Robert W. Bower realized that if the gate electrode was defined first, it would be possible not only to minimize the parasitic capacitances between gate and source and drain, but it would also make them insensitive to misalignment. He proposed a method in which the aluminum gate electrode itself was used as a mask to define the source and drain regions of the transistor. However, since aluminum could not withstand the high temperature required for the conventional doping of the source and drain junctions, Bower proposed to use ion implantation, a new doping technique still in development at Hughes Aircraft, his employer, and not yet available at other labs. While Bower’s idea was conceptually sound, in practice it did not work, because it was impossible to adequately passivate the transistors, and repair the radiation damage done to the silicon crystal structure by the ion implantation, since these two operations would have required temperatures in excess of the ones survivable by the aluminum gate. Thus his invention provided a proof of principle, but no commercial integrated circuit was ever produced with Bower’s method. A more refractory gate material was needed.

In 1967, John C. Sarace and collaborators at Bell Labs replaced the aluminum gate with an electrode made of vacuum-evaporated amorphous silicon and succeeded in building working self-aligned gate MOS transistors. However, the process, as described, was only a proof of principle, suitable only for the fabrication of discrete transistors and not for integrated circuits; and was not pursued any further by its investigators

In 1968, the MOS industry was prevalently using aluminum gate transistors with high threshold voltage (HVT) and desired to have a low threshold voltage (LVT) MOS process in order to increase the speed and reduce the power dissipation of MOS integrated circuits. Low threshold voltage transistors with aluminum gate demanded the use of [100] silicon orientation, which however produced too low a threshold voltage for the parasitic MOS transistors (the MOS transistors created when aluminum over the field oxide would bridge two junctions). To increase the parasitic threshold voltage beyond the supply voltage, it was necessary to increase the N-type doping level in selected regions under the field oxide, and this was initially accomplished with the use of a so-called channel-stopper mask, and later with ion implantation.

Development of the silicon-gate technology at Fairchild

[edit]

The SGT was the first process technology used to fabricate commercial MOS integrated circuits that was later widely adopted by the entire industry in the 1960s. In late 1967, Tom Klein, working at the Fairchild Semiconductor R&D Labs, and reporting to Les Vadasz, realized that the work function difference between heavily P-type doped silicon and N-type silicon was 1.1 volt lower than the work function difference between aluminum and the same N-type silicon. This meant that the threshold voltage of MOS transistors with silicon gate could be 1.1 volt lower than the threshold voltage of MOS transistors with aluminum gate fabricated on the same starting material. Therefore, one could use starting material with [111] silicon orientation and simultaneously achieve both an adequate parasitic threshold voltage and low threshold voltage transistors without the use of a channel-stopper mask or ion implantation under the field oxide. With P-type doped silicon gate it would therefore be possible not only to create self-aligned gate transistors but also a low threshold voltage process by using the same silicon orientation of the high threshold voltage process.

In February 1968, Federico Faggin joined Les Vadasz's group and was put in charge of the development of a low-threshold-voltage, self-aligned gate MOS process technology. Faggin's first task was to develop the precision etching solution for the amorphous silicon gate, and then he created the process architecture and the detailed processing steps to fabricate MOS ICs with silicon gate. He also invented the ‘buried contacts,’ a method to make direct contact between amorphous silicon and silicon junctions, without the use of metal, a technique that allowed a much higher circuit density, particularly for random logic circuits.

After validating and characterizing the process using a test pattern he designed, Faggin made the first working MOS silicon-gate transistors and test structures by April 1968. He then designed the first integrated circuit using silicon gate, the Fairchild 3708, an 8-bit analog multiplexer with decoding logic, that had the same functionality of the Fairchild 3705, a metal-gate production IC that Fairchild Semiconductor had difficulty making on account of its rather stringent specifications.

The availability of the 3708 in July 1968 provided also a platform to further improve the process during the following months, leading to the shipment of the first 3708 samples to customers in October 1968, and making it commercially available to the general market before the end of 1968. During the period, July to October 1968, Faggin added two additional critical steps to the process:

  • Replacing the vacuum-evaporated amorphous silicon with poly-crystalline silicon obtained by vapor-phase deposition. This step became necessary since evaporated, amorphous silicon did break where it passed over "steps" in the surface of the oxide.
  • The use of phosphorus gettering to soak up the impurities, always present in the transistor, causing reliability problems. Phosphorus gettering allowed to considerably reduce the leakage current and to avoid the threshold voltage drift that still plagued MOS technology with aluminum gate (MOS transistors with aluminum gate were not suitable for phosphorus gettering due to the high temperature required).

With silicon gate, the long-term reliability of MOS transistors soon reached the level of bipolar ICs removing one major obstacle to the wide adoption of MOS technology.

By the end of 1968 the silicon-gate technology had achieved impressive results. Although the 3708 was designed to have approximately the same area as the 3705 to facilitate using the same production tooling as the 3705, it could have been made considerably smaller. Nonetheless, it had superior performance compared with the 3705: it was 5 times faster, it had about 100 times less leakage current, and the on resistance of the large transistors making up the analog switches was 3 times lower.[4]: pp6-7 

Commercialization at Intel

[edit]
Intel 1101

The silicon-gate technology (SGT) was adopted by Intel upon its founding (July 1968), and within a few years became the core technology for the fabrication of MOS integrated circuits worldwide, lasting to this day. Intel was also the first company to develop non-volatile memory using floating silicon-gate transistors.

The first memory chip to use silicon-gate technology was the Intel 1101 SRAM (static random-access memory) chip, fabricated in 1968 and demonstrated in 1969.[5] The first commercial single-chip microprocessor, the Intel 4004, was developed by Faggin using his silicon-gate MOS IC technology. Marcian Hoff, Stan Mazor and Masatoshi Shima contributed to the architecture.[6]

Original documents on SGT

[edit]
  • Bower, RW and Dill, RG (1966). "Insulated gate field effect transistors fabricated using the gate as source-drain mask". IEEE International Electron Devices Meeting, 1966
  • Faggin, F., Klein, T., and Vadasz, L.: "Insulated Gate Field Effect Transistor Integrated Circuits With Silicon Gates". IEEE International Electron Devices Meeting, Washington D.C, 1968 [1]
  • US 3475234, Kerwin, Robert E.; Klein, Donald L. & Sarace, John C., "Method for making MIS structures", published 28-10-1969, assigned to Bell Telephone Laboratories Inc. 
  • Federico Faggin and Thomas Klein.: "A Faster Generation Of MOS Devices With Low Thresholds Is Riding The Crest Of The New Wave, Silicon-Gate IC’s". Cover story on Fairchild 3708, "Electronics" magazine, September 29, 1969.
  • Vadasz, L. L.; Grove, A.S.; Rowe, T.A.; Moore, G.E. (October 1969). "Silicon Gate Technology". IEEE Spectrum. pp. 27–35.
  • F. Faggin, T. Klein "Silicon Gate Technology", "Solid State Electronics", 1970, Vol. 13, pp. 1125–1144.
  • US 3673471, Klein, Thomas & Faggin, Federico, "Doped semiconductor electrodes for MOS type devices", published 1972-06-27, assigned to Fairchild Camera and Instrument Corporation 

Patents

[edit]

The self-aligned gate design was patented in 1969 by the team of Kerwin, Klein, and Sarace.[7] It was independently invented by Robert W. Bower (U.S. 3,472,712, issued October 14, 1969, filed October 27, 1966). The Bell Labs Kerwin et al. patent was not filed until March 27, 1967, several months after R. W. Bower and H. D. Dill had published and presented the first publication of this work at the International Electron Device Meeting, Washington, D.C. in 1966.[8]

In a legal action involving Bower, the Third Circuit Court of Appeals determined that Kerwin, Klein and Sarace were the inventors of the self-aligned silicon gate transistor. On that basis, they were awarded the basic patent US 3,475,234. Actually the self-aligned gate MOSFET was invented by Robert W. Bower U.S. 3,472,712, issued October 14, 1969, Filed October 27, 1966. The Bell Labs Kerwin et al patent 3,475,234 was not filed until March 27, 1967 several months after the R. W. Bower and H. D. Dill Published and presented the first publication of this work entitled INSULATED GATE FIELD EFFECT TRANSISTORS FABRICATED USING THE GATE AS SOURCE-DRAIN MASK at the International Electron Device Meeting, Washington, D.C., 1966. Bower's work described the self-aligned-gate MOSFET, made with both aluminum and polysilicon gates. It used both ion implantation and diffusion to form the source and drain using the gate electrode as the mask to define the source and drain regions. The Bell Labs team attended this meeting of the IEDM in 1966, and they discussed this work with Bower after his presentation in 1966. Bower had first made the self-aligned gate using aluminum as the gate and, before presentation in 1966, made the device using polysilicon as the gate.

The self-aligned gate typically involves ion implantation, another semiconductor process innovation of the 1960s. The histories of ion implantation and self-aligned gates are highly interrelated, as recounted in an in-depth history by R.B. Fair.[9]

The first commercial product using self-aligned silicon-gate technology was the Fairchild 3708 8-bit analog multiplexor, in 1968, designed by Federico Faggin who pioneered several inventions in order to turn the aforementioned non working proofs of concept, into what the industry actually adopted thereafter.[10][11]

Manufacturing process

[edit]

The importance of self-aligned gates comes in the process used to make them. The process of using the gate oxide as a mask for the source and drain diffusion both simplifies the process and greatly improves the yield.

Process steps

[edit]

The following are the steps in creating a self-aligned gate: [12]

A cleanroom facility where these steps are performed

These steps were first created by Federico Faggin and used in the Silicon Gate Technology process developed at Fairchild Semiconductor in 1968 for the fabrication of the first commercial integrated circuit using it, the Fairchild 3708 [13]

1. Wells on the field oxide are etched where the transistors are to be formed. Each well defines the source, drain, and active gate regions of an MOS transistor.
2. Using a dry thermal oxidation process, a thin layer (5-200 nm) of gate oxide (SiO2) is grown on the silicon wafer.
3. Using a chemical vapor deposition (CVD) process, a layer of polysilicon is grown on top of the gate oxide.
4. A layer of photoresist is applied on top of the polysilicon.
5. A mask is placed on top of the photoresist and exposed to UV light; this breaks down the photoresist layer in areas where the mask didn't protect it.
6. Photoresist is exposed with a specialized developer solution. This is intended to remove the photoresist that was broken down by the UV light.
7. The polysilicon and gate oxide that is not covered by photoresist is etched away with a buffered ion etch process. This is usually an acid solution containing hydrofluoric acid.
8. The rest of the photoresist is stripped from the silicon wafer. There is now a wafer with polysilicon over the gate oxide, and over the field oxide.
9. The thin oxide is etched away exposing the source and drain regions of the transistor, except in the gate region which is protected by the polysilicon gate.
10. Using a conventional doping process, or a process called ion-implantation, the source, drain and the polysilicon are doped. The thin oxide under the silicon gate acts as a mask for the doping process. This step is what makes the gate self-aligning. The source and drain regions are automatically properly aligned with the (already in place) gate.
11. The wafer is annealed in a high temperature furnace (>800 °C or 1,500 °F). This diffuses the dopant further into the crystal structure to make the source and drain regions and results in the dopant diffusing slightly underneath the gate.
12. The process continues with vapor deposition of silicon dioxide to protect the exposed areas, and with all the remaining steps to complete the process.

See also

[edit]

Notes

[edit]

References

[edit]
  1. ^ Mead, Carver; Conway, Lynn (1991). Introduction to VLSI systems. Addison Wesley Publishing Company. ISBN 978-0-201-04358-7. OCLC 634332043.
  2. ^ Yanda, Heynes, and Miller (2005). Demystifying Chipmaking. Newnes. pp. 148–149. ISBN 978-0-7506-7760-8.{{cite book}}: CS1 maint: multiple names: authors list (link)
  3. ^ Orton, John Wilfred (2004). The Story of Semiconductors. OUP Oxford. p. 114. ISBN 978-0-19-853083-1.
  4. ^ Federico Faggin and Thomas Klein Electronics magazine (September 29, 1969) A Faster Generation Of MOS Devices With Low Thresholds Is Riding The Crest Of The New Wave, Silicon-Gate IC's see pp6-7
  5. ^ Sah, Chih-Tang (October 1988). "Evolution of the MOS transistor-from conception to VLSI" (PDF). Proceedings of the IEEE. 76 (10): 1280–1326 (1303). doi:10.1109/5.16328. ISSN 0018-9219.
  6. ^ "1971: Microprocessor Integrates CPU Function onto a Single Chip". The Silicon Engine. Computer History Museum. Retrieved 22 July 2019.
  7. ^ US 3475234, Kerwin, Robert E.; Klein, Donald L. & Sarace, John C., "Method for making MIS structures", published 28-10-1969, assigned to Bell Telephone Laboratories Inc. 
  8. ^ Bower, RW & Dill, RG (1966). "Insulated gate field effect transistors fabricated using the gate as source-drain mask". 1966 International Electron Devices Meeting. Vol. 12. IEEE. pp. 102–104. doi:10.1109/IEDM.1966.187724. {{cite book}}: |journal= ignored (help)
  9. ^ Richard B. Fair (Jan 1998). "History of Some Early Developments in Ion-Implantation Technology Leading to Silicon Transistor Manufacturing". Proc. IEEE. 86 (1): 111–137. doi:10.1109/5.658764.
  10. ^ John A. N. Lee (1995). International biographical dictionary of computer pioneers, Volume 1995, Part 2. Taylor & Francis US. p. 289. ISBN 978-1-884964-47-3.
  11. ^ Bo Lojek (2007). History of semiconductor engineering. Springer. p. 359. ISBN 978-3-540-34257-1.
  12. ^ Streetman, Ben; Banerjee (2006). Solid State Electronic Devices. PHI. pp. 269–27, 313. ISBN 978-81-203-3020-7.
  13. ^ Faggin, F., Klein, T., and Vadasz, L.: "Insulated Gate Field Effect Transistor Integrated Circuits With Silicon Gates". IEEE International Electron Devices Meeting, Washington D.C, 1968