http://rdf.ncbi.nlm.nih.gov/pubchem/patent/TW-538597-B

Outgoing Links

Predicate Object
assignee http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_cae9116128424cdd5ceddb229045f661
classificationCPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H03L7-191
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H03L7-14
classificationIPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H03L7-085
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H03L7-191
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H03L7-14
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H03L7-08
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H03L7-089
filingDate 1999-03-30^^<http://www.w3.org/2001/XMLSchema#date>
grantDate 2003-06-21^^<http://www.w3.org/2001/XMLSchema#date>
inventor http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_583dd4f5ee4da3d2b5d076916eecc99c
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_547f907769e239dec10e4f426d137e7d
publicationDate 2003-06-21^^<http://www.w3.org/2001/XMLSchema#date>
publicationNumber TW-538597-B
titleOfInvention Phase lock loop circuit
abstract The present invention is related to PLL (phase lock loop) circuit, which has phase comparator 20, complete integration loop filter 21, VCO14, and loop counter 22, and is provided with a prediction window circuit 23 that outputs an HWIN (prediction window signal) for predicting the generation position of an REF and an absence compensating circuit 24, which outputs a d.REFX (the first correction signal) for correcting the absence and a d.VARX (the second correction signal) for canceling the phase difference between a VAR (comparison signal) and the d.REFX. The phase comparator 20 outputs signals Ph1 and Ph2 corresponding to the phase difference between the VAR and d.REFX and signals Ph1 and Ph2, which correspond to the phase difference between the d.REFX and d.VARX when REF is absent. By performing proper absence compensation when an REF is absent, a stable CLK (clock) is generated even VCO 14 (voltage-controlled oscillator), which has a very wide frequency variation range, is used. In addition, gate control signal Gc, which generates and makes the phase of VAR exceed one clock, is disposed. A triple-state buffer, which outputs triple-state signal based on the phase difference of REF and VAR, and is controlled to stay at an activated state according to the signal Gc, is disposed at the phase comparator. Under the condition that phase difference of REF and VAR is in the vicinity of zero, a stable clock is generated as VCO 14 having a very wide frequency variation range is used.
priorityDate 1998-03-31^^<http://www.w3.org/2001/XMLSchema#date>
type http://data.epo.org/linked-data/def/patent/Publication

Incoming Links

Predicate Subject
isDiscussedBy http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID516892
http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID453034310

Showing number of triples: 1 to 20 of 20.