http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-10909652-B2

Outgoing Links

Predicate Object
assignee http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_51d028c578ae85cb937b5b34a5129fbc
classificationCPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06T1-20
http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/G06F13-4027
classificationIPCInventive http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G06F13-40
http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/G06T1-20
filingDate 2019-03-15^^<http://www.w3.org/2001/XMLSchema#date>
grantDate 2021-02-02^^<http://www.w3.org/2001/XMLSchema#date>
inventor http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_186d06969276d98958f16050e077040e
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_062cee10f9a23137aef53434c7063cb5
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_7d56820afa81d0c8fc7c083e8b31a63a
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_c11ef09ab4ac86012f450b1623bbf7f2
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_542f1e68103ca0311855f912152eebdb
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_edfd664e62ae19ca67dcd4f9a0ff3b1e
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_ddfb9e0406a1151068b589c31b34ec1c
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_a824cc54b7b2cbf35d271b13de1582eb
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_5a748f81c2cafde0df82966397d3dc3b
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_2c45b391ba29dd68693ab162917c7d1f
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_1c1169cfdac3c9f3a0b463a742a3b962
http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_04360d5d3e3de56fe506b75b2db221cf
publicationDate 2021-02-02^^<http://www.w3.org/2001/XMLSchema#date>
publicationNumber US-10909652-B2
titleOfInvention Enabling product SKUs based on chiplet configurations
abstract A disaggregated processor package can be configured to accept interchangeable chiplets. Interchangeability is enabled by specifying a standard physical interconnect for chiplets that can enable the chiplet to interface with a fabric or bridge interconnect. Chiplets from different IP designers can conform to the common interconnect, enabling such chiplets to be interchangeable during assembly. The fabric and bridge interconnects logic on the chiplet can then be configured to confirm with the actual interconnect layout of the on-board logic of the chiplet. Additionally, data from chiplets can be transmitted across an inter-chiplet fabric using encapsulation, such that the actual data being transferred is opaque to the fabric, further enable interchangeability of the individual chiplets. With such an interchangeable design, higher or lower density memory can be inserted into memory chiplet slots, while compute or graphics chiplets with a higher or lower core count can be inserted into logic chiplet slots.
isCitedBy http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-11386521-B2
priorityDate 2019-03-15^^<http://www.w3.org/2001/XMLSchema#date>
type http://data.epo.org/linked-data/def/patent/Publication

Incoming Links

Predicate Subject
isCitedBy http://rdf.ncbi.nlm.nih.gov/pubchem/patent/WO-2020190370-A1
http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2018300177-A1
isDiscussedBy http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID22978774
http://rdf.ncbi.nlm.nih.gov/pubchem/anatomy/ANATOMYID966
http://rdf.ncbi.nlm.nih.gov/pubchem/compound/CID5461123
http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID419559541
http://rdf.ncbi.nlm.nih.gov/pubchem/substance/SID419701332

Showing number of triples: 1 to 33 of 33.