default search action
"A 10b 400MS/s 2x-Time-Interleaved 2-Then-1b/Cycle SAR ADC in 90nm CMOS."
Wei-Chung Lin, Yung-Chi Chang, Yung-Hui Chung (2024)
- Wei-Chung Lin, Yung-Chi Chang, Yung-Hui Chung:
A 10b 400MS/s 2x-Time-Interleaved 2-Then-1b/Cycle SAR ADC in 90nm CMOS. ISCAS 2024: 1-5
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.