IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
A 21.4 pW/frame-pixel PWM image sensor with sub-threshold leakage reduction and two-step readout
Zhiqing ChenChuifu DanYiling DingLi TianQi ZhangHui WangSonglin Feng
Author information
JOURNAL FREE ACCESS

2015 Volume 12 Issue 24 Pages 20150711

Details
Abstract

In this work we present a sub-1V pulse-width-modulation (PWM) CMOS image sensor. Ultra-low power consumption is achieved through the sub-threshold pixel bias, time-to-digital conversion and the array-level asynchronous counter. The 2-step readout scheme is adopted to improve the frame rate up to 68 fps. The prototype chip with 64 × 64 array has been fabricated in a 0.18 µm 1P6M CMOS process. Minimum functional analog supply of 0.36 V can be achieved, and the whole chip consumes only 1.14 µW at 13 fps, or 21.4 pW/frame-pixel. The dynamic range and FPN are measured to be 70 dB and 0.49% respectively.

Content from these authors
© 2015 by The Institute of Electronics, Information and Communication Engineers
Next article
feedback
Top