http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-4418291-A
Outgoing Links
Predicate | Object |
---|---|
assignee | http://rdf.ncbi.nlm.nih.gov/pubchem/patentassignee/MD5_b5231c81de1a546c1d6a9325c10910ce |
classificationCPCInventive | http://rdf.ncbi.nlm.nih.gov/pubchem/patentcpc/H03K19-00315 |
classificationIPCInventive | http://rdf.ncbi.nlm.nih.gov/pubchem/patentipc/H03K19-003 |
filingDate | 1980-05-28^^<http://www.w3.org/2001/XMLSchema#date> |
grantDate | 1983-11-29^^<http://www.w3.org/2001/XMLSchema#date> |
inventor | http://rdf.ncbi.nlm.nih.gov/pubchem/patentinventor/MD5_56803d17e1f4505c48b2a0a3d164b37b |
publicationDate | 1983-11-29^^<http://www.w3.org/2001/XMLSchema#date> |
publicationNumber | US-4418291-A |
titleOfInvention | Logic gate having an isolation FET and noise immunity circuit |
abstract | A field effect transistor (FET) logic gate wherein a plurality of FETs is coupled to an output enhancement mode FET through a noise immunity circuit, such noise immunity circuit including a Schottky diode. A biasing network ensures that any conducting one of the input transistors produces a forward voltage drop between its input and output less than the forward drop of the Schottky diode circuit ensuring that the voltage at the gate electrode of the output transistor is less than the threshold voltage of such output transistor in the presence of noise. In one embodiment the logic gate includes a coupling FET having a gate electrode coupled to the gate electrode of the output transistor through the noise immunity Schottky diode circuit, and a source electrode coupled to the plurality of input transistors. A first current source is coupled to the gate of the coupling transistor and thereby provides a sufficient voltage to drive the output transistor into full conduction when the input transistors are in low conduction states. A second current source is coupled to the drain electrode of the coupling transistor and supplies a predetermined amount of current to a conducting one, or ones, of such input transistors. The current supplied by the second current source is determined in accordance with the fan-out requirements of the logic gate and is independent of a bias voltage provided by the first current source at the gate electrode of the output transistor to place the output transistor into full conduction. |
isCitedBy | http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-2009080128-A1 http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-8779469-B2 http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-8466496-B2 http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-4950924-A http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-8785291-B2 http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-7859805-B2 http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-4680484-A http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-4703205-A http://rdf.ncbi.nlm.nih.gov/pubchem/patent/US-4709172-A |
priorityDate | 1980-05-28^^<http://www.w3.org/2001/XMLSchema#date> |
type | http://data.epo.org/linked-data/def/patent/Publication |
Incoming Links
Showing number of triples: 1 to 28 of 28.